

## Virginia Commonwealth University **VCU Scholars Compass**

**Electrical and Computer Engineering Publications** 

Dept. of Electrical and Computer Engineering

2012

## Degradation and phase noise of InAlN/AlN/GaN heterojunction field effect transistors: Implications for hot electron/phonon effects

C. Y. Zhu

Virginia Commonwealth University

M. Wu

Virginia Commonwealth University

C. Kayis

Virginia Commonwealth University

See next page for additional authors

Follow this and additional works at: http://scholarscompass.vcu.edu/egre pubs



Part of the Electrical and Computer Engineering Commons

Zhu, C.Y., Wu, M., Kayis, C., et al. Degradation and phase noise of InAlN/AlN/GaN heterojunction field effect transistors: Implications for hot electron/phonon effects. Applied Physics Letters, 101, 103502 (2012). Copyright © 2012 AIP Publishing LLC.

## Downloaded from

http://scholarscompass.vcu.edu/egre pubs/36

This Article is brought to you for free and open access by the Dept. of Electrical and Computer Engineering at VCU Scholars Compass. It has been accepted for inclusion in Electrical and Computer Engineering Publications by an authorized administrator of VCU Scholars Compass. For more information, please contact libcompass@vcu.edu.

| Authors C. Y. Zhu, M. Wu, C. Kayis, F. Zhang, X. Li, R. A. Ferreyra, A. Matulionis, Vitaliy Avrutin, Umit Ozgur, and Hadis Morkoc |
|-----------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |
|                                                                                                                                   |

## Degradation and phase noise of InAIN/AIN/GaN heterojunction field effect transistors: Implications for hot electron/phonon effects

C. Y. Zhu, M. Wu, C. Kayis, F. Zhang, X. Li, R. A. Ferreyra, A. Matulionis, V. Avrutin, U. Özgür, and H. Morkoç

(Received 2 July 2012; accepted 23 August 2012; published online 4 September 2012)

In<sub>15.7%</sub>Al<sub>84.3%</sub>N/AlN/GaN heterojunction field effect transistors have been electrically stressed under four different bias conditions: on-state-low-field stress, reverse-gate-bias stress, off-state-high-field stress, and on-state-high-field stress, in an effort to elaborate on hot electron/phonon and thermal effects. DC current and phase noise have been measured before and after the stress. The possible locations of the failures as well as their influence on the electrical properties have been identified. The reverse-gate-bias stress causes trap generation around the gate area near the surface which has indirect influence on the channel. The off-state-high-field stress and the on-state-high-field stress induce deterioration of the channel, reduce drain current and increase phase noise. The channel degradation is ascribed to the hot-electron and hot-phonon effects. © *2012 American Institute of Physics*. [http://dx.doi.org/10.1063/1.4751037]

In<sub>x</sub>Al<sub>1-x</sub>N-barrier GaN-channel heterojunction field effect transistors (HFETs) are candidates for next generation high-power and high-frequency amplifiers. Device performance reported by several groups indicates large current density<sup>2</sup> and large output power density.<sup>3</sup> There are also few reports dealing with degradation mechanisms, and efforts have been made to discern the location of degradation,<sup>4</sup> as well as to delineate the noise sources.<sup>5</sup> However, further studies on the effect of stress on electrical properties, especially on noise characteristics, are still needed. Previously, stress under different bias points has been applied to study the impact of various effects on the degradation of AlGaN/ GaN HFETs through the technique of low frequency noise.<sup>6</sup> Since the InAlN barrier can be lattice-matched to the GaN buffer in InAlN/GaN based HFETs, the inverse-piezoelectric effect is expected to be smaller than that in AlGaN/GaN HFETs. Besides, the much larger current density in InAlN/ GaN HFETs will impose a more critical issue due to the stronger hot-electron, hot phonon (non-equilibrium optical phonon), and self-heating (excess acoustic phonon) effects. In this letter, we used DC as well as phase noise<sup>8</sup> technique to investigate the degradation of InAlN/GaN HFETs under four different electrical stress conditions to attain a deeper understanding on the mechanisms and locations of the degradation as well as the correlation between the degradation and phase noise.

The  $In_{15.7\%}Al_{84.3\%}N/AlN/GaN$  HFET structures were grown by metalorganic chemical vapor deposition on c-sapphire substrates covered with 250 nm-thick AlN initiation layers. The structures are comprised of a 2- $\mu$ m-thick undoped GaN layer followed by a 1-nm-thick AlN spacer, a 20-nm-thick nominally undoped  $In_xAl_{1-x}N$  (x=15.7%) barrier, and a 2-nm-thick GaN cap layer. The source and drain contacts were formed using standard photolithography with Ti/Al/Ni/Au (30/100/40/50 nm) metal stacks annealed at 800 °C. Mesa isolation was performed using a SAMCO inductively coupled plasma system with Cl-based chemistry.

Gate electrodes were formed by deposition of Pt/Au (30/50 nm). The gate length, the gate width, and the source-drain spacing are  $L_g = 2.0 \, \mu \text{m}$ ,  $W_g = 90 \, \mu \text{m}$ , and  $L_{\rm sd} = 7 \, \mu \text{m}$ , respectively. The devices are not passivated. A schematic description of the HFET structure is presented in Fig. 1.

The four bias points employed here are (1) on-state-lowfield stress ( $V_{\rm GS} = 0 \, \text{V}$ ,  $V_{\rm DS} = 6 \, \text{V}$ ), (2) reverse-gate-bias stress  $(V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}), (3)$  off-state-high-field stress ( $V_{GS} = -10 \text{ V}$ ,  $V_{DS} = 20 \text{ V}$ ), and (4) on-state-high-field stress ( $V_{\rm GS} = 0 \, \rm V, \ V_{\rm DS} = 20 \, \rm V$ ). An ensemble of the HFET devices on the same wafer has been studied, and the results from a representative device for each bias point are presented here. Each stress test started with an initial 5 h stress, and then followed by another 20 h stress. The dc transfer characteristics and phase noise were measured before and one day after each stress test. If there were any shifts of pinch-off voltage  $(V_{th})$  after stress, the transfer characteristics were adjusted by an amount equaling the shift of  $V_{th}$  as it was done in Ref. 9. The gate bias during off-state-high-field stress was chosen to be smaller than the pinch-off voltage  $(V_{th} \sim -8 \text{ V})$  to ensure that the channel is fully depleted in



FIG. 1. Schematic diagram of the InAlN/AlN/GaN HFET structure used for electrical stress experiments.

<sup>&</sup>lt;sup>1</sup>Department of Electrical and Computer Engineering, Virginia Commonwealth University, Richmond, Virginia 23284, USA

<sup>&</sup>lt;sup>2</sup>Fluctuation Research Laboratory, Semiconductor Physics Institute, Vilnius 01108 Lithuania

case of slight variations in the pinch-off voltage during electrical stress. The noise-spectra-density (NSD) of HFETs can be expressed as <sup>10</sup>

$$NSD = \frac{A}{f^{\gamma}} + \frac{\sum_{i} B_{i} \tau_{i}}{1 + (2\pi f)^{2} \tau_{i}^{2}},$$
 (1)

where  $\tau_i$  and  $B_i$  are the time constant and trap concentration, respectively, of traps located at different discrete energy levels, and  $\gamma$  is a constant which nearly equals 1. The constant A characterizes either the mobility fluctuations or number fluctuations from continuous trap spectrum, or both processes acting together.  $^{11}$ 

The results for the on-state-low-field stress are demonstrated in Figs. 2(a) and 2(b), where the NSD shows a  $1/f^{\gamma}$ shape. The extracted Hooge parameters were on the order of 10<sup>-4</sup>, which were comparable to AlGaN/GaN based HFETs. 12 The change in NSD was not discernible even after 25 h of stress, and the drain current shows little change as well. The effects due to the reverse-gate-bias stress are illustrated in Figs. 3(a) and 3(b). The drain current showed little change for the first 5 h stress and a  $\sim$ 5% change after the 25 h stress (Fig. 3(a)). A double peak feature appeared in the  $g_m$  plot after 5 h of stress and became more apparent after the 25 h stress. This effect is very similar to the kink effect usually ascribed to hot-electron injection into donor-like traps followed by subsequent field-assisted de-trapping under high electric field. 13 Thus, most likely the hot electrons generated traps in the barrier layer around the gate since only the gate area was affected under corresponding stress condition. The influence was also observed in the noise measurement as demonstrated in Fig. 3(b), where the generationrecombination (G-R) peak below 1 kHz in the pristine devices diminished after the 25 h stress. A plausible explanation can be as follows: deep traps were generated during the stress around the gate area, they rendered the pre-existing shallow donor-like traps inaccessible for electrons and caused the observed reduction of the G-R peak intensity in NSD below 1 kHz. 14 The created deep traps should be temporarily stable or equivalently have a very large time constant, thus they would not be reflected in the NSD spectrum



FIG. 2. Effect of on-state-low-field stress on (a) I-V and transconductance measured at  $V_{\rm DS}=6\,{\rm V}$  and (b) phase noise measured at  $V_{\rm GS}=0\,{\rm V}$ ,  $V_{\rm DS}=6\,{\rm V}$ .



FIG. 3. Effect of reverse-gate-bias stress on (a) I-V and transconductance measured at  $V_{\rm DS}=6\,\rm V$  and (b) phase noise measured at  $V_{\rm GS}=0\,\rm V$ ,  $V_{\rm DS}=6\,\rm V$ .

which covers from 1 Hz to 100 kHz. For frequencies not influenced by this G–R peak, i.e., above 1 kHz, the NSD remained the same, which meant that the *A* parameter in Eq. (1) does not change under the reverse-gate-bias stress condition.

In contrast to the above two stress conditions, the offstate-high-field stress exhibited a noticeable reduction in the drain current and an increase in NSD (Figs. 4(a) and 4(b)). And the most damaging stress condition is the on-state-highfield stress as demonstrated in Figs. 5(a) and 5(b), where the drain current permanently decreased to  $\sim$ 25% of the original value and the NSD increased by about 25-30 dBc/Hz after the 25 h stress. One common feature for these two stress condition is that the  $g_m$  degradation is most pronounced near the  $g_m$ peak rather than at  $V_{gs}$  bias points closer to zero volt, thus the major degradation is associated with the decrease of channel conductivity instead of the increase in the drain access resistance  $R_d$  caused by the electron trapping in the gate-drain access region. 15 This assertion is consistent with the change of channel resistance  $R_{ch}$  and drain access resistance  $R_d$  after stress, where the increase of  $R_{ch}$  takes around 70% of the total increase of source-drain resistance (the method for the resistance measurement is described in Ref. 16).



FIG. 4. Effect of off-state-high-field stress on (a) I-V and transconductance measured at  $V_{\rm DS}=6\,{\rm V}$  and (b) phase noise measured at  $V_{\rm GS}=0\,{\rm V}$ ,  $V_{\rm DS}=6\,{\rm V}$ .



FIG. 5. Effect of on-state-high-field stress on (a) I-V and transconductance measured at  $V_{\rm DS}=6\,\rm V$  (the inset shows the drain current density before and after 25 h on-state-low-field stress at 200 °C) and (b) phase noise measured at  $V_{\rm GS}=0\,\rm V$ ,  $V_{\rm DS}=6\,\rm V$ .

The results of Figs. 2(a) and 2(b) demonstrate that the electrical properties of the devices show no change after the on-state-low-field stress. Consequently, the channel selfheating effect due to the drain current at moderate drain bias is not likely to cause any degradation in the channel. The excess acoustic phonon temperature under the on-state-highfield stress is expected to be around 219 °C higher than that under the on-state-low-field stress if we assume a thermal resistance of around 27.3 °C mm/W. 17 In order to isolate the effect due to excess acoustic phonons from the on-statehigh-field stress, an ensemble of pristine devices was stressed under on-state-low-field stress at 200 °C to test the heating effect only. No permanent degradation of drain current was observed (inset of Fig. 5(a)), which is consistent with the known good thermal reliability of InAlN/GaN based HFETs. 18 Thus, the large degradation under on-state-highfield stress cannot be attributed to the self-heating effect caused by the excess acoustic phonons. The reverse-gatebias stress and the associated piezoelectric effect can cause damage to the barrier layer and change the drain current by depleting the 2-dimensional-electron-gas (2DEG) in the channel. 19 However, the change in the drain current predominantly results from a shift of the pinch-off voltage in our experiments. Indeed, Fig. 3(a) demonstrates a very small change in the drain current after correcting for the pinch-off voltage. Thus, the degradation is limited to the barrier layer, and moreover, most probably near the surface area far away from the channel, which can have only an indirect influence on the channel properties. This assertion is plausible since the remote ionized impurity scattering will cause minor effect on the mobility of the 2DEG for a typical barrier thickness of 20 nm,<sup>20</sup> particularly at room temperature and above. This is also confirmed by the NSD results since the A parameter shows no change after the reverse gate bias stress as discussed above.

The channel degradation induced by the off-state-high-field stress is evidenced through the drain current and the NSD. The degradation is possibly caused by the electrons leaking along the channel through the depleted high-field

area. Due to the high source-drain voltage, these electrons are hot and can cause direct damage in the channel, i.e., through the generation of trap states in the channel. This in turn causes a reduction of channel conductivity and increase of the NSD. This is also consistent with the high degradation rate for the on-state-high-field stress considering the large amount of the hot-electrons in the channel compared to that of the off-state-high-field stress condition. Also, the large amount of hot-electrons in the channel will induce high density of hot phonons and the resultant strong hot-phonon effect, 8,21 which can speeds up the degradation. The increase of the A parameter in the NSD exclusively correlated with the reduction of the drain current as demonstrated by the onstate-high-field and off-state-high-field stress, thus the increase of noise should directly relates to the increase of  $R_{ch}$ caused by channel degradation and/or increase of  $R_d$  by electron trapping in the gate-drain access region. Considering the A parameter in NSD did not change after the reverse-gatebias stress, the increase of noise under the off-state-high-field stress and the on-state-high-field stress most likely comes from the increase of  $R_{ch}$  due to the channel degradation instead of the increase of  $R_d$  caused by electron trapping in the gate-drain access region. Although passivation could reduce surface trapping at the gate-drain access region and therefore alleviate the increase in  $R_d$ , it would not impact the conclusions presented here as reliability was found to be limited mainly by channel degradation.

Electric stress for InAlN/AlN/GaN HFETs at four different bias conditions has been conducted to probe various degradation mechanisms and their impact on the phase noise performance. The location and nature of the degradation have been correlated with the observed *I-V* and NSD data. Data in aggregate are consistent with the assertion that the dominant degradation is due to the hot-phonon and hot-electron effects, where the primary degradation location is in the channel. The channel deterioration is shown to decrease the channel conductivity and cause almost frequency-independent increase of the NSD. The physical nature of the degradation is still unknown, which is subject to further investigation.

This research was funded by a grant from the Office of Scientific Research with Dr. J. Hwang as the program monitor. Partial support by the Research Council of Lithuania (Grant MIP-056/2012) is also acknowledged.

<sup>&</sup>lt;sup>1</sup>H. Morkoç, "GaN-based optical and electronic devices," in *Handbook of Nitride Semiconductors and Devices* (Wiley-VCH, 2008), Vol. 3.

<sup>&</sup>lt;sup>2</sup>H. Wang, J. W. Chung, X. Gao, S. Guo, and T. Palacios, Phys. Status Solidi C 7, 2440 (2010).

<sup>&</sup>lt;sup>3</sup>F. Lecourt, N. Ketteniss, H. Behmenburg, N. Defrance, V. Hoel, M. Eickelkamp, A. Vescan, C. Giesen, M. Heuken, and J.-C. De Jaeger, IEEE Electron Device Lett. **32**, 1537 (2011).

<sup>&</sup>lt;sup>4</sup>J. Kuzmik, G. Pozzovivo, C. Ostermaier, G. Strasser, D. Pogany, E. Gornik, J.-F. Carlin, M. Gonschorek, E. Feltin, and N. Grandjean, J. Appl. Phys. **106**, 124503 (2009).

<sup>&</sup>lt;sup>5</sup>K. Rendek, A. Satka, J. Kovac, and D. Donoval, in *The Eighth International Conference on Advanced Semiconductor Devices and Microsystems* (Smolenice, Slovakia, 2010), pp. 53–56.

<sup>&</sup>lt;sup>6</sup>H. Rao and G. Bosman, Microelectron. Reliab. **50**, 1528 (2010).

<sup>&</sup>lt;sup>7</sup>G. Meneghesso, G. Verzellesi, F. Danesin, F. Rampazzo, F. Zanon, A. Tazzoli, M. Meneghini, and E. Zanoni, IEEE Trans. Device Mater. Reliab. **8**, 332 (2008).

- <sup>8</sup>C. Kayis, R. A. Ferreyra, M. Wu, X. Li, Ü. Özgür, A. Matulionis, and H. Morkoç, Appl. Phys. Lett. 99, 063505 (2011).
- <sup>9</sup>M. Ťapajna, R. J. T. Simms, Y. Pei, U. K. Mishra, and M. Kuball, IEEE Electron Device Lett. **31**, 662 (2010).
- <sup>10</sup>Y. Dai, Microelectron. Reliab. **41**, 919–925 (2001).
- <sup>11</sup>M. V. Haartman and M. Ostling, Low-Frequency Noise in Advanced MOS Devices (Springer, 2007), p. 14.
- <sup>12</sup>A. Balandin, S. Cai, R. Li, K. L. Wang, V. R. Rao, and C. R. Viswanathan, IEEE Electron Device Lett. 19, 475 (1998).
- <sup>13</sup>M. Wang and K. J. Chen, IEEE Electron Device Lett. **32**, 482 (2011).
- <sup>14</sup>C. Zhu, C. Kayis, M. Wu, X. Li, F. Zhang, V. Avrutin, Ü. Özgür, and H. Morkoç, IEEE Electron Device Lett. 32, 1513 (2011).
- <sup>15</sup>G. Meneghesso, F. Rampazzo, P. Kordos, G. Verzellesi, and E. Zanoni, IEEE Trans. Electron Devices 53, 2932 (2006).

- <sup>16</sup>G. Chen, V. Kumar, R. S. Schwindt, and I. Adesida, IEEE Trans. Microwave Theory Tech. 54, 2949 (2006).
- <sup>17</sup>N. Shigekawa, K. Onodera, and K. Shiojima, Jpn. J. Appl. Phys. Part 1 42, 2245 (2003).
- <sup>18</sup>F. Medjdoub, D. Ducatteau, C. Gaquiére, J.-F. Carlin, M. Gonschorek, E. Feltin, M. A. Py, N. Grandjean, and E. Kohn, Electron. Lett. 43, 71 (2007).
- <sup>19</sup>J. Joh and J. A. del Alamo, in 2006 International Electron Devices Meeting (San Francisco, CA, USA, 2006), pp. 1–4.
- <sup>20</sup>C. Wood and D. Jena, *Polarization Effects in Semiconductors: From Ab Initio Theory to Device Applications*, 1st ed. (Springer, 2007).
- <sup>21</sup>J. H. Leach, C. Y. Zhu, M. Wu, X. Ni, X. Li, J. Xie, Ü. Özgür, H. Morkoç, J. Liberis, E. Sermuksnis, A. Matulionis, H. Cheng, and C. Kurdak, Appl. Phys. Lett. 95, 223504 (2009).